MOTOROLA
xMC68HC05B6
LIST OF FIGURES (continued)
Figure
Number Page
NumberTitle
10-1 Programming model.............................................................................................10-1
10-2 Stacking order......................................................................................................10-1
11-1 Equivalent test load..............................................................................................11-2
11-2 Run IDD vs internal operating frequency (4.5V, 5.5V)..........................................11-4
11-3 Run IDD (SM = 1) vs internal operating frequency (4.5V, 5.5V)...........................11-4
11-4 Wait IDD vs internal operating frequency (4.5V, 5.5V)..........................................11-4
11-5 Wait IDD (SM = 1) vs internal operating frequency (4.5V, 5.5V)...........................11-5
11-6 Increase in IDD vs frequency for A/D, SCI systems active, VDD = 5.5V...............11-5
11-7 IDD vs mode vs internal operating frequency, VDD = 5.5V ...................................11-5
11-8 Run IDD vs internal operating frequency (3V, 3.6V).............................................11-7
11-9 Run IDD (SM = 1) vs internal operating frequency (3V,3.6V)...............................11-7
11-10 Wait IDD vs internal operating frequency (3V, 3.6V).............................................11-7
11-11 Wait IDD (SM = 1) vs internal operating frequency (3V, 3.6V)..............................11-8
11-12 Increase in IDD vs frequency for A/D, SCI systems active, VDD = 3.6V................11-8
11-13 IDD vs mode vs internal operating frequency, VDD = 3.6V ...................................11-8
11-14 Timer relationship.................................................................................................11-13
12-1 52-pin PLCC pinout..............................................................................................12-1
12-2 64-pin QFP pinout................................................................................................12-2
12-3 56-pin SDIP pinout...............................................................................................12-3
12-4 52-pin PLCC mechanical dimensions ..................................................................12-4
12-5 64-pin QFP mechanical dimensions.....................................................................12-5
12-6 56-pin SDIP mechanical dimensions....................................................................12-6
A-1 MC68HC05B4 block diagram.................................................................................A-2
A-2 Memory map of the MC68HC05B4........................................................................A-3
B-1 MC68HC05B8 block diagram.................................................................................B-2
B-2 Memory map of the MC68HC05B8........................................................................B-3
C-1 MC68HC705B5 block diagram.............................................................................. C-2
C-2 Memory map of the MC68HC705B5..................................................................... C-3
C-3 Modes of operation flow chart (1 of 2)................................................................... C-9
C-4 Modes of operation flow chart (2 of 2)................................................................... C-10
C-5 Timing diagram with handshake............................................................................ C-11
C-6 EPROM(RAM) parallel bootstrap schematic diagram........................................... C-12
C-7 EPROM (RAM) serial bootstrap schematic diagram............................................. C-15
C-8 RAM parallel bootstrap schematic diagram........................................................... C-16
C-9 EPROM parallel bootstrap loader timing diagram................................................. C-17
C-10 RAM parallel loader timing diagram..................................................................... C-18
D-1 MC68HC05B16 block diagram.............................................................................. D-2
D-2 Memory map of the MC68HC05B16..................................................................... D-3
E-1 MC68HC705B16 block diagram.............................................................................E-2
E-2 Memory map of the MC68HC705B16....................................................................E-3